

# **BICMON Product Highlights**

# Full Featured Built-in CMOS IDDO Monitor Core

On-chip IDDQ Monitor Applications

Off-chip IDDQ Monitor Applications

High Speed I<sub>DDQ</sub> Measurements

IDDQ Comparative Measurements

I<sub>DDQ</sub> Pass/Fail Measurements

**APPLICATIONS** 

## FEATURES \_

- Small Chip Area: 0.2 mm<sup>2</sup> (0.7µm CMOS)
- Wide measurement range:  $I_{DDQ} = 0 1.0 \text{mA}$
- Maximum measurement rate: 2 MHz
- High capacitive driving capability: up to 1µF
- High resolution: 500 pA
- Low Power: I<sub>DD</sub> Typ = 300µA @ 5V Supply
- CCII+ based design
- Easily transferable to other CMOS processes

#### **DESCRIPTION**

The BICMON is a complete IDDQ monitor for on-chip applications. It is the first of a series of current conveyor based IDDQ monitors. To characterise and validate the design concept an implementation was done using the Alcatel Microelectronics 0.7µm CMOS technology. The parameters listed in this document refer to that implementation, targeted for use in combination with 3.3V devices. The monitor is in principle an on-chip monitor, but could also be used as an off-chip monitor considering its high capacitive driving capability.

The BICMON monitor is basically a sensitive ampmeter with a low internal resistance. It is designed to be inserted between the internal  $V_{DD}$  connection of the functional part of the IC to test and the supply pad. As an off-chip monitor, it needs to be inserted between the supply pin of the DUT and the ATE DUT supply.



**BICMON Core** 

The current sensor is based on a second generation current conveyor CCII+ architecture. This unique approach enables fast and highly sensitive IDDQ measurements. The BICMON offers a measurement resolution of 0.5nA when running at 5kHz with 10pF loading.

The bypass switch unit is modular and consists of a compensated MOSFET. The compensation decreases the switch's on/off time and reduces the switching peaks significantly resulting in faster settling times. The modularity allows controlling the R<sub>ON</sub>.

The BICMON can drive high capacitive loading and hence only 1 monitor per design is needed.

A measurement speed of 2MHz @ I<sub>DDQ</sub> = 300µA and 100pF loading capacitance can be obtained.



© Q-Star Test nv. 2001 Revision B - page 1 of 2 L.Bauwensstraat 20, B-8200 Brugge, Belgium, Tel.: +32 50 319273, Fax: +32 50 312350, http://www.Qstar.be



#### **CIRCUIT DESCRIPTION**

The BICMON consists of a bypass switch, a current conveyor, a current comparator and an output register. The  $I_{DDQ}$ , which is drawn by the unit under test or DUT, is mirrored by the conveyor to the Z output. The Z output current is compared to the  $I_{P/F}$  current ( $I_{DDQ}$  limit) using a current comparator. The input current mirror, which sinks the  $I_{P/F}$  reference, has an attenuation factor of 10. Therefore, there is no problem to generate low  $I_{DDQ}$  limits. The comparator generates the pass/fail flag, which is registered by the D flip-flop. The figures show a basic block diagram as well as a typical measurement cycle.





Typical measurement cycle

#### **OPERATING MODES**

The monitor can operate in 2 modes, i.e. measurement and bypass mode. A measurement cycle is initiated by placing the monitor in bypass mode and holding the MODE pin 'high' while a new test vector is applied to the DUT. During this mode the internal bypass switch is turned on to bypass the (high) transient current drawn by DUT. The bypass switch has a low on resistance, therefore the operation of the DUT is not affected during this critical period.

When the MODE signal is 'low', the monitor is placed in measurement mode and the bypass switch is turned off. At the end of the measurement cycle, the measured current settles and the rising edge of the MODE signal loads the valid pass/fail flag in the output register. The I/O pin is 'low' (fail), if the measured  $I_{DDQ}$  exceeds the  $I_{DDQ}$  limit  $I_{P/F}/10$ . The I/O pin is 'high' (pass), if the measured  $I_{DDQ}$  is below the  $I_{DDQ}$  limit.

## **ELECTRICAL SPECIFICATIONS**

For Alcatel Microelectronics 0.7µm CMOS technology; V<sub>DDBIC</sub>=+5.00V, V<sub>DUT</sub>= 3.30V, T=25°C

| SYMBOL                                                                        | PARAMETER                                           | MIN  | ΤΥΡ  | MAX  | UNITS |
|-------------------------------------------------------------------------------|-----------------------------------------------------|------|------|------|-------|
| Power Supply                                                                  |                                                     |      |      |      |       |
| V <sub>DDBIC</sub>                                                            | BIC Positive Supply Voltage                         | +4.8 | +5.0 | +5.2 | V     |
| IDDBIC                                                                        | BIC Supply Current                                  |      | 0.3  | 0.5  | μA    |
| Measurement Characteristics                                                   |                                                     |      |      |      |       |
| IDDQ                                                                          | Measurement Range                                   | 0.05 |      | 1000 | μA    |
| V <sub>DUT</sub>                                                              | DUT Supply Voltage                                  | +3.2 | +3.3 | +3.4 | V     |
|                                                                               | Resolution @ $C_L$ = 10pF, f <sub>TEST</sub> = 5kHz | 0.5  |      |      | nA    |
|                                                                               | Measurement Speed @ CL < 100pF                      |      |      | 2    | MHz   |
| CL                                                                            | Loading Capacitance                                 | 0.01 |      | 1000 | nF    |
|                                                                               | Linearity error @ C <sub>L</sub> > 100pF            |      |      | 5    | %     |
|                                                                               | Measurement Offset                                  |      | 2    | 5    | nA    |
|                                                                               | Gain Error                                          |      |      | 5    | %     |
| Modular Bypass Characteristics *                                              |                                                     |      |      |      |       |
| I <sub>DDT</sub>                                                              | Transient Current                                   |      |      | 100  | mA    |
| R <sub>ON</sub>                                                               | On Resistance @ I <sub>DD</sub> =100µA              |      | 1    | 2    | Ω     |
| R <sub>OFF</sub>                                                              | Off Resistance @ IDD=10mA                           |      | 5    | 7    | MΩ    |
|                                                                               | Bypass Switch On Time                               |      |      | 200  | ns    |
| * The bypass unit characteristics can be improved at expense of silicon area. |                                                     |      |      |      |       |

© Q-Star Test nv, 2001 Covered by U.S. Patent No 6,118,293 Revision B - page 2 of 2 Due to continuous pursuit of innovation, the technical specifications listed are subject to change without notice.